]> pilppa.com Git - linux-2.6-omap-h63xx.git/commitdiff
pasemi_mac: Enable L2 caching of packet headers
authorOlof Johansson <olof@lixom.net>
Wed, 22 Aug 2007 14:12:52 +0000 (09:12 -0500)
committerDavid S. Miller <davem@sunset.davemloft.net>
Wed, 10 Oct 2007 23:50:56 +0000 (16:50 -0700)
Enable settings to target l2 for the first few cachelines of the packet, since
we'll access them to get to the various headers.

Signed-off-by: Olof Johansson <olof@lixom.net>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
drivers/net/pasemi_mac.c
drivers/net/pasemi_mac.h

index be311e9404b44c3764f2b86c531ba1a59fd91d85..46d5c0eef784656eab24f054f8d0081d8121e6b5 100644 (file)
@@ -206,7 +206,7 @@ static int pasemi_mac_setup_rx_resources(struct net_device *dev)
                           PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 2));
 
        write_dma_reg(mac, PAS_DMA_RXCHAN_CFG(chan_id),
-                          PAS_DMA_RXCHAN_CFG_HBU(1));
+                          PAS_DMA_RXCHAN_CFG_HBU(2));
 
        write_dma_reg(mac, PAS_DMA_RXINT_BASEL(mac->dma_if),
                           PAS_DMA_RXINT_BASEL_BRBL(__pa(ring->buffers)));
@@ -215,6 +215,9 @@ static int pasemi_mac_setup_rx_resources(struct net_device *dev)
                           PAS_DMA_RXINT_BASEU_BRBH(__pa(ring->buffers) >> 32) |
                           PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
 
+       write_dma_reg(mac, PAS_DMA_RXINT_CFG(mac->dma_if),
+                          PAS_DMA_RXINT_CFG_DHL(2));
+
        ring->next_to_fill = 0;
        ring->next_to_clean = 0;
 
index ef443640c7689d17ec802e2a50deb15c71d6b970..fbbc17a31db78c26d840e2a9d392afa737e44fcd 100644 (file)
@@ -219,6 +219,14 @@ enum {
 #define    PAS_DMA_RXINT_RCMDSTA_ACT   0x00010000
 #define    PAS_DMA_RXINT_RCMDSTA_DROPS_M       0xfffe0000
 #define    PAS_DMA_RXINT_RCMDSTA_DROPS_S       17
+#define PAS_DMA_RXINT_CFG(i)           (0x204+(i)*_PAS_DMA_RXINT_STRIDE)
+#define    PAS_DMA_RXINT_CFG_DHL_M     0x07000000
+#define    PAS_DMA_RXINT_CFG_DHL_S     24
+#define    PAS_DMA_RXINT_CFG_DHL(x)    (((x) << PAS_DMA_RXINT_CFG_DHL_S) & \
+                                        PAS_DMA_RXINT_CFG_DHL_M)
+#define    PAS_DMA_RXINT_CFG_WIF       0x00000002
+#define    PAS_DMA_RXINT_CFG_WIL       0x00000001
+
 #define PAS_DMA_RXINT_INCR(i)          (0x210+(i)*_PAS_DMA_RXINT_STRIDE)
 #define    PAS_DMA_RXINT_INCR_INCR_M   0x0000ffff
 #define    PAS_DMA_RXINT_INCR_INCR_S   0