]> pilppa.com Git - linux-2.6-omap-h63xx.git/commit
sh: Support for extended ASIDs on PTEAEX-capable SH-X3 cores.
authorPaul Mundt <lethal@linux-sh.org>
Tue, 17 Mar 2009 08:49:49 +0000 (17:49 +0900)
committerPaul Mundt <lethal@linux-sh.org>
Tue, 17 Mar 2009 08:49:49 +0000 (17:49 +0900)
commit8263a67e169fdf0d06d172acbf6c03ae172a69d4
treecdfefd2d72c7854101287a9e39e3ad97cad6cb5b
parentda78800632197ac12adcdefbf09991d82adb8201
sh: Support for extended ASIDs on PTEAEX-capable SH-X3 cores.

This adds support for extended ASIDs (up to 16-bits) on newer SH-X3 cores
that implement the PTAEX register and respective functionality. Presently
only the 65nm SH7786 (90nm only supports legacy 8-bit ASIDs).

The main change is in how the PTE is written out when loading the entry
in to the TLB, as well as in how the TLB entry is selectively flushed.

While SH-X2 extended mode splits out the memory-mapped U and I-TLB data
arrays for extra bits, extended ASID mode splits out the address arrays.
While we don't use the memory-mapped data array access, the address
array accesses are necessary for selective TLB flushes, so these are
implemented newly and replace the generic SH-4 implementation.

With this, TLB flushes in switch_mm() are almost non-existent on newer
parts.

Signed-off-by: Paul Mundt <lethal@linux-sh.org>
arch/sh/Kconfig
arch/sh/Kconfig.cpu
arch/sh/include/asm/cpu-features.h
arch/sh/include/asm/mmu_context.h
arch/sh/include/asm/mmu_context_32.h
arch/sh/include/cpu-sh4/cpu/mmu_context.h
arch/sh/kernel/cpu/sh4/probe.c
arch/sh/kernel/setup.c
arch/sh/mm/Makefile_32
arch/sh/mm/tlb-pteaex.c [new file with mode: 0644]